Please use this identifier to cite or link to this item:
http://theses.ncl.ac.uk/jspui/handle/10443/1817
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Pietkiewicz-Koutny, Marta | - |
dc.date.accessioned | 2013-09-02T09:12:02Z | - |
dc.date.available | 2013-09-02T09:12:02Z | - |
dc.date.issued | 2000 | - |
dc.identifier.uri | http://hdl.handle.net/10443/1817 | - |
dc.description | PhD Thesis | en_US |
dc.description.abstract | This Thesis investigates formal models of concurrency that are often used in the process of the design of asynchronous circuits, namely transition systems and Petri nets. The aim of the Thesis is to relate various classes of transition systems and nets, so that different models can be used at different design stages. We characterise three classes of transition systems: the sequential Semi-elementary Transition Systems, and two classes of step transition systems, where arcs are labelled by sets of concurrently executed events: TSENI and TSENIapost Transition Systems. All three classes can be employed to describe the behaviour of safe Petri nets used in circuit design. Semi-elementary Transition Systems are generated by Semi-elementary Net Systems, which are basically Elementary Net Systems with added self-loops. TSENI (TSENIapost ) Transition Systems are step transition systems generated by Elementary Net Systems with Inhibitor Arcs executed according to the a- priori (resp. a-posteriori) semantics, and called ENI-systems (resp. ENIapost -systems). The relationship between each class of transition systems and nets is established via the notion of a region in the process of solving the synthesis problem for the appropriate class of nets. The Thesis compares the three classes of transition systems and gives examples of their use in the specification of asynchronous circuits behaviour. | en_US |
dc.description.sponsorship | EPSRC and the Department of Computing Science at Newcastle | en_US |
dc.language.iso | en | en_US |
dc.publisher | Newcastle University | en_US |
dc.title | Relating formal models of concurrency for the modelling of asynchronous digital hardware | en_US |
dc.type | Thesis | en_US |
Appears in Collections: | School of Computing Science |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
Pietkiewicz-Koutny 00.pdf | Thesis | 842.38 kB | Adobe PDF | View/Open |
dspacelicence.pdf | Licence | 43.82 kB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.